Design Issues for Low Voltage Low Power CMOS Folded Cascode LNAs

Ehsan Kargaran1, Mohammad Javad Zavarei1, Nahid Fatahi1, Seyedeh Sara Hassani1, Khalil Mafinezhad1, Hooman Nabovati1
1- Microelectronic Laboratory, Sadjad Institute of Higher Education, Mashhad, Iran.
Email: e.kargaran725@sadjad.ac.ir

Received: April 2012  Revised: June 2012  Accepted: August 2012

ABSTRACT:
Design and simulation results of fully integrated 5-GHz CMOS LNAs are presented in this paper. Three different input impedance matching techniques are considered. Using a simple L–C network, the parasitic input resistance of a MOSFET is converted to a 50 $\Omega$ resistance. As it is analytically proven, that is because the former methods enhance the gain of the LNA by a factor that is inversely proportional to MOSFET’s input resistance. The effect of each input impedance matching on the amplifier’s noise figure and gain is discussed. By employing the folded cascode configuration, these LNAs can operate at a reduced supply voltage and thus lower power consumption. To address the issue of nonlinearity in design of low voltage LNAs, a new linearization technique is employed. As a result, the IIP3 is improved extensively without sacrificing other parameters. These LNAs consume 1.3 mW power under a 0.6 V supply voltage.

KEYWORDS: Low noise amplifier (LNA), Folded cascode, low power, Low voltage, Parasitic input resistance.

1. INTRODUCTION
The increasing demands for portable wireless devices have motivated the development of CMOS radio frequency integrated circuits (RFIC). Such devices require low power dissipation to maximize their battery lifetime. Some low power applications, such as wireless medical telemetry, require the portable devices to operate at low supply voltage with a small battery or environment energy, which makes the power and supply voltage constriction is a crucial issue for such circuits [1]. Being the first stage of the receiver, the design of a low noise amplifier (LNA) involves trade-offs between multiple concurrent objectives. Typical objectives include (i) providing a stable 50 $\Omega$ input impedance to the output of the filter following the antenna, (ii) minimizing the noise figure, and (iii) increasing the gain which should be high enough to lower the noise contribution of the following blocks without affecting the system linearity. Furthermore, in portable systems, the power and supply voltage constraint makes such optimization more complicated. The folded cascode and current-reused design methods are effective ways to decrease the power consumption. Several low-powers LNA designs have been previously reported [1-3]. The cascode amplifier is widely used for LNA design layouts [3-4], where in conjunction with the current-reused topology, the desirable gain can be achieved with relatively low current consumption [2]. However, due to the use of a stack of multi transistors, it increases the required supply voltage. By employing the folded cascode topology, LNA circuit was implemented in a standard 0.18µm CMOS technology for demonstration, exhibiting enhanced RF performance at reduced supply voltage and power consumption.

In order to minimize reflections between the LNA and the antenna, input of the LNA needs to be matched to the output of the filter following the antenna. Source inductive degeneration, shown in Fig. 1(a), has been used in most of the LNAs in recent years [4-7]. Although this technique is an effective narrow frequency matching technique, it degrades the power gain of the LNA, hence, requires more dc current to compensate the gain loss.

In this paper, a design methodology based on elimination of the degenerative inductor is presented. It is demonstrated that the parasitic input resistance of a MOSFET, $R_p$, which is always significant in radio-frequency applications, can be converted to 50$\Omega$ in a narrow frequency band of interest with a simple L–C network.

The previously mentioned matching methods are discussed in Section 2. Their effects on the gain and NF of the LNA are studied in Sections 3 and 4, respectively. The folded cascode structure is presented in section 5. A new linearization technique is proposed...
and studied in Section 6. Section 7 presents Simulation results and finally Conclusions are made in Section 8.

2. INPUT POWER MATCHING METHODS

Three different input matching techniques, which are employed for narrowband CMOS LNAs are discussed in this section. As mentioned earlier, these techniques are used to provide matching criteria between the input of the LNA and the output of antenna, which thus minimizes the reflection coefficient between the two sub-circuits.

2.1. Source Inductive Degeneration (SID)

SID is one of the most popular input matching methods for designing LNAs [7-9]. As shown in Fig. 1(a), SID employs a small inductor, $L_s$, in series with the source of the MOSFET to generate a real $50\Omega$ resistance at the input of the LNA.

The imaginary part of MOSFET’s input impedance is cancelled by another inductor, $L_g$, placed at the input of the LNA. The value of the real resistance generated by $L_s$ is approximately given by $R_s=\omega C_{gs}$ [7]. Consequently, the input impedance seen at the input of the LNA, $Z_{in-SID}$, is given by

$$Z_{in-SID} = \frac{1}{j\omega C_{gs}} + R_{inM} + \omega L_s + j\omega (L_g + L_s) \quad (1)$$

where $C_{gs}$ and $R_{inM}$ are gate to source capacitance and parasitic input resistance of MOSFET, respectively, which results in $R_{inM}+\omega L_s$ being equal to $50\Omega$ and $(L_g+L_s)=1/(\omega^2 C_{gs})$, when matched. As it will be shown later, this technique degrades the power gain of the LNA, hence may not be suitable for low-power applications.

2.2. Series Inductive (SI)

The SI method, shown in Fig. 1(b), converts the parasitic input impedance of the MOSFET $Z_{inM}=R_{inM}-jX_{inM}$ to $50\Omega$ with a simple LC network. The former is the real part of $Z_{inM}$, which is obtained from the reflection coefficient $S_{11}$ as $Z_{inM}=50(1+S_{11})/(1-S_{11})$ in a $50\Omega$ system, whereas the latter is equal to the real part of $1/Y_{11}$ [11].

Considering the circuit shown in Fig. 1(b), the input impedance of the LNA, which is designed with the SI method, can be expressed as;

$$Z_{in-SI} = \frac{R_{inM} + j\omega L_{ps}}{\omega^2 C_{gs} + (1 - \omega^2 L_{ps}^2)} \quad (2)$$

Where $L_{ps}=1/(\omega^2 C_{gs})$. Satisfying the matching criteria at the input of the LNA, the imaginary and real parts of $Z_{in-SI}$ should be equal to zero and $50\Omega$, respectively, which yields [3];

$$L_{ps} = \sqrt{\frac{50 R_{inM} - R_{inM}^2}{\omega^2 C_{gs}}} \quad (3)$$

$$C_p = \frac{50 R_{inM} - R_{inM}^2}{\omega R_{inM}} \quad (4)$$

2.3. Parallel Inductive (PI)

Considering Fig. 1(c), the input impedance of the LNA designed with the PI method can be expressed as

$$Z_{in-PI} = ((\omega L_{pi})^2 / R_p) + j/(\omega L_{pi} - 1/(\omega C_p)) \quad (5)$$

where $R_p = 1/(R_{inM} (\omega C_{gs})^2)$. $L_{pi}$ is the inductance which is seen by $C_s$ when looking towards the LNA. Therefore, when the input of the LNA is matched, one obtains $(\omega L_{pi})^2 R_p=50$, and $\omega L_{pi}=1/(\omega C_s)$, which yields;

$$C_s = C_{gs} \sqrt{\frac{R_{inM}}{50}} \quad (6)$$
3. EFFECTIVE TRANSCONDUCTANCE

The trans-conductance, \( g_m \), of the MOSFET is normally used to characterize the gain performance of low-frequency amplifiers. However, since radio frequency amplifiers are matched for maximum power delivery, a more accurate parameter to estimate their power gain is the effective trans-conductance, \( G_m \). The effective transconductance is defined as the amplitude of the output current, \( i_{out} \), divided by the input voltage, \( v_{in} \). Evidently, \( G_m \) is proportional to the \( g_m \) of the MOSFET; however, as it will be demonstrated in this section, this proportionality depends on selecting input matching network. To derive compact analytical expressions for \( G_m \), a simple equivalent circuit model for the input stage is used. Although \( C_{gd} \) and the substrate network are neglected in deriving these compact expressions, the model is still applicable for comparing the effect of different matching methods on the \( G_m \) of the cascode LNAs, as the neglected elements will have the same effect on the \( G_m \) in all methods. Since the focus of this paper is design of narrowband amplifiers, then \( G_m \) of the LNAs are derived in a narrow frequency band of interest, where the input is matched and the equations presented in the previous section are valid.

3.1. SID Method

According to our definition, and Fig. 2(a), the \( G_m \) of a LNA in this case is equal to

\[
G_{m-SID} = \frac{i_{out}}{v_{in}} = \frac{g_m}{j\omega C_{gs}} \cdot \frac{1}{R_{in}} + \omega L_s + j\omega(L_g + L_s)
\]

Therefore, in the narrow frequency band of interest where \( L_g \) is chosen such that \( \omega^2 C_{gs}(L_s + L_g) = 1 \), and \( R_{in} = 50 \Omega \), one obtains;

\[
G_{m-SID} = \frac{i_{out}}{v_{in}} = \frac{g_m}{j\omega C_{gs}} \cdot \frac{1}{R_{in}} + \omega R_s + j\omega R_g
\]

As seen from (8), \( G_{m-SID} \) increases if \( L_s \) is removed; however, this is not a practical option since the input of the LNA has to be matched to the antenna. Therefore, there is a tradeoff between the power gain and the input return loss of the LNA in this case.

3.2. SI Method

Using the equivalent circuit model of Fig. 2(b), the effective trans-conductance of the SI LNA can be derived as

\[
G_{m-SI} = \frac{i_{out}}{v_{in}} = \frac{g_m}{(1/j\omega C_{gs})(1/j\omega C_{gs})} + \frac{R_{in}}{R_m + 50 \Omega}
\]

Using (3) and (4) in (10) in the narrow frequency band of interest, it yields [3]

\[
G_{m-SI} = \frac{i_{out}}{v_{in}} = \frac{\omega R_s}{50 \Omega} \sqrt{\frac{R_m}{50}}
\]
As demonstrated by (11) and (13), the $G_m$ of SI and PI LNAs are larger than that of SID LNA by a factor of $(50/R_{inM})^{1/2}$ in the desired frequency band. The enhanced $G_m$ of the SI and PI LNAs enable us to design both high-gain and low-power LNAs at higher frequencies, where the low-power operation is highly demanded to extend the battery life time of mobile devices. The effect of the three matching methods on the Noise Figure of the LNA is discussed in the next chapter.

4. NOISE FIGURE

The noise factor of a two-port network, such as the LNA, can be expressed as

$$F = F_{\text{min}} + \frac{G_n}{R_{\text{source}}} |Z_{\text{source}} - Z_{\text{opt}}|^2$$  \hspace{1cm} (14)$$

where $F_{\text{min}}$ is the minimum noise factor, $G_n$ the equivalent noise conductance, $Z_{\text{source}} = Z_{\text{source}} + jX_{\text{source}}$ is the impedance seen at the input of the LNA, when looking towards the antenna, $Z_{\text{opt}} = Z_{\text{opt}} + jX_{\text{opt}}$ is the optimum source impedance for achieving minimum noise factor. Although $F_{\text{min}}$ can be minimized by properly choosing the width of the MOS device, our simulations show that for a constant dc current, the change in $F_{\text{min}}$ versus the transistor’s width is only a few tenths of a decibel. Therefore, to minimize the NF, $NF=10\log F$ (dB), it is crucial to design the matching network of the LNA such that the second term in (14) be close to zero, which in turn means that $Z_{\text{source}}$ should be very close to $Z_{\text{opt}}$. Using the noise sources and noise parameters expressions given in [12-14], one can obtain $R_{\text{opt}}$ and $X_{\text{opt}}$ of a MOSFET as follows;

$$R_{\text{opt}} = \frac{1}{\omega C_g} \sqrt{\frac{R}{R_n + R_g}}$$  \hspace{1cm} (15)$$

$$X_{\text{opt}} \approx \frac{1}{\omega C_g} = X_{\text{inM}}$$  \hspace{1cm} (16)$$

Here, $R_n=G_n(R_{\text{opt}}^2+X_{\text{opt}}^2)$ is the equivalent noise resistance of MOSFET, and $X$ denotes the absolute value of the imaginary parts of the impedances. As seen from (16), $X_{\text{opt}}$ and $X_{\text{inM}}$ of a MOSFET are very close, which agrees with the results previously reported in [4]. Furthermore, equation (15) shows that $R_{\text{opt}}$ is inversely proportional to the width of the transistor and the frequency of operation. Therefore, according to our definition of matching network, simultaneous noise and power matching of the LNA is possible when;

$$Z_{\text{source}} = Z_{\text{inM}} = Z_{\text{opt}}$$  \hspace{1cm} (17)$$

Since $X_{\text{opt}}$ and $X_{\text{inM}}$ of the MOSFET are very close, the condition in (17) translates to $R_{\text{opt}}=R_{\text{source}}=R_{\text{inM}}$.

4.1. SID Method

In this case, $Z_{\text{source}} = R_s+j\omega L_{gs}$, where $R_s$ is the characteristic impedance of the system and is usually 50Ω. Since according to (1), $\omega L_{gs}$ is chosen to be very close to $X_{\text{inM}}$ (or $X_{\text{opt}}$), the NF of the SID LNA can be minimized at the desired frequency, if only $R_{\text{opt}}$ of the common source device is close to $R_s$. Therefore, for a given frequency of operation and defined dc current consumption, the width of the common source device should be adjusted such that $R_{\text{opt}}$ is close to 50Ω. It should also be noted that in the above noise analysis it is assumed that inductors’ loss are negligible.

4.2. SI and PI Methods

According to the definition of matching network, noise and power matching of the LNA, designed with this method, are achieved when $R_{\text{opt}}=R_{\text{source}}$ and $R_{\text{source}}=R_{\text{inM}}$. Therefore, when $R_{\text{opt}}$ is larger than $R_{\text{inM}}$, which is usually the case at intermediate frequencies such as 5 GHz, there is a tradeoff between NF and input matching parameter, $S_{11}$. However, in this method $R_{\text{source}}$ is selected equal to $R_{\text{inM}}$, when perfect input power matching is desired. As a $S_{11}$ value of less than -10dB is adequate for the LNA in most applications, even when $R_{\text{opt}}$ of the MOSFET is larger than $R_{\text{inM}}$, the value of $R_{\text{source}}$ could be brought closer to $R_{\text{opt}}$ by altering the values of $C_p$ and $C_s$ obtained from (4) and (6), for better noise matching [12].

5. LOW VOLTAGE LOW POWER FOLDED CASCODE LNAs

The schematics of three low voltage low power folded cascode LNAs based on SID, SI, and PI methods are shown in Fig. 3. These LNAs are designed for 5GHz application with low supply voltage. The folding of the common-gate transistor helps to extend the cut-off frequency of the common-source transistor. Furthermore, the parasitic capacitances at the drain node of the common-source transistor (M1) can easily be eliminated by the resonance with the inductance at the supply pin $L_d$ [15]. The elimination or the reduction of this parasitic capacitance helps suppress the noise contribution of the common-gate transistor at the output. A simple L-C network using an on-chip inductor of $L_o$ and an on-chip capacitor of $C_o$ are used to match the output of the LNA.
6. LINEARITY

One of the important parameters that should be considered in design of LNAs is the linearity. The linearity of low voltage low power LNAs is generally degraded by other design limitations, thus linearity improvement techniques should be applied to improve the linearity. As presented in Fig. 4, a feed forward structure is employed by adding a NMOS transistor (M3) and an inductor (L2) to the conventional folded cascode configuration. Therefore, the output current is obtained from the difference between drain currents of M2 and M3. The aspect ratio, bias voltage, and the value of L2 associated with the auxiliary transistor are chosen to tune the magnitude and phase of M3 3rd order intermodulation component, IM3, canceling the IM3 components generated by the main amplifier and it improves linear characteristic of conventional folded cascode circuit.

![Fig. 4. Schematic of the proposed folded cascode LNA by applying linearity technique on (a) SID [19], (b) SI, (c) PI methods.](image-url)
$C_1$ and $C_2$ are coupling capacitors. Since the auxiliary transistor ($M_3$) is added in the second stage of amplifier, it has a negligible effect on the amplifier’s noise figure. Because of the reusing bias current via $M_1$, it does not dissipate any extra power either. One of the most common methods for linearity analysis is using Volterra-series. In this method, each significant nonlinear element must be characterized by a power series in terms of its small-signal controlling voltages [16]. The dominant nonlinearity behavior of a MOS transistor arises from its voltage-to-current ($V$–$I$) operator “$\circ$” means that the magnitude and phase of $V_i^m$ is to be changed by the magnitude and phase of $B_n(s_1, s_2, \ldots, s_n)$ where the frequency of the component is $w_1+w_2+\ldots+w_n$ [17].

The harmonic input method in the Volterra series analysis is used to analyze the various coefficients of nonlinearity in (21). The effect of all parasitic capacitances other than the gate–source capacitances is neglected.

By using Kirchhoff’s laws in the small signal model and the harmonic input method in the Volterra series analysis, the following equations can be derived:

$$i_1 = g_{11}V_{gs1} + g_{12}V_{gs1}^2 + g_{13}V_{gs1}^3$$  \hspace{1cm} (18)

$$i_2 = g_{21}V_{gs2} + g_{22}V_{gs2}^2 + g_{23}V_{gs2}^3$$  \hspace{1cm} (19)

$$i_3 = g_{31}V_{gs3} + g_{32}V_{gs3}^2 + g_{33}V_{gs3}^3$$  \hspace{1cm} (20)

The $V_{gs}$ and $i$ could be given in term of the input voltage ($V_i$) by using Volterra series as the following equation;

$$i = B_1(s_1) \circ V_i + B_2(s_1, s_2) \circ V_i^2 + B_3(s_1, s_2, s_3) \circ V_i^3$$  \hspace{1cm} (21)

where $B_1(s_1)$, $B_2(s_1, s_2)$ and $B_3(s_1, s_2, s_3)$ are first, second, and third nonlinearity coefficients. The expression of $I_{IIP_3}$ could be simplified as follow;

$$I_{IIP_3} = \frac{1}{2} \frac{s^2C_{gs1}L_g}{|Z_s(s)|^2} \left| C_3(s_1, s_2, -s_3) \right|$$  \hspace{1cm} (32)

where, $Z_s(s)$ is considered as conjugate matched input impedance. By substituting (22), (25) and (31) in (32), the expression of $I_{IIP_3}$ could be simplified as:

$$I_{IIP_3} = \frac{1}{2} \frac{s^2C_{gs1}L_g}{|Z_s(s)|^2} \left| C_3(s_1, s_2, -s_3) \right|^2$$  \hspace{1cm} (33)

As a result, it is expected that the linearity performance of the SID method would be better than the other methods. Accordingly, there is a tradeoff between the power gain (and hence the dc power consumption) and the linearity of the LNA, which
makes the design challenging when low-power operation is desired.

7. SIMULATION RESULTS AND DISCUSSION

The proposed LNAs have been simulated by HSPICE RF using 0.18-μm CMOS process BSIM3 model parameters. All circuits operate with a 0.6 V power supply and consume only 1.3 mW power.

The folded cascode structures used in the design of these circuits are identical, with the width of the transistors M1 and M2 equal to 80 μm and 160 μm, respectively. To reduce the gate resistance, the multi-finger configuration is used for implementing these devices, in which the width and length of each finger are 8 μm and 0.18 μm, respectively.

Figures 5 and 6 shows the calculated gain and noise figure before linearization as a function of frequency at three different transistor size of 60, 80, and 100 μm for three different design methods.

As can be seen in these figures, increasing transistor size of M1 increases the power consumption, and decreases the noise figure at a constant frequency. By increasing the transistor size of M1 from 60 μm to 100 μm, noise figure at desirable frequency decreased in SID, SI and PI matching from 4.5 to 3.9 dB, 4.4 to 3.8 dB, and 4 to 3.5 dB, respectively. As can be seen in Fig. 6, a 0.42 mW increase in the power consumption led to about 0.5dB decrease in the predicted noise figure for three methods at center frequency.

Figure 7 shows the simulated IIP3 versus the fingers of M3 for various value of Vb. As shown in Fig. 7, by choosing Vb=0.5 V and 18 fingers for transistor of M3, these LNAs have the best performance for linearity than other Vb and fingers of transistor.

Figure 8 shows the variation of the output power and IM3 components at the output versus the input power, before and after linearization. It can be verified that the value of IIP3 is improved by more than 15 dB, 10 dB and 12 dB for SID, SI and PI matching networks, respectively. After linearization, the value of IIP3 for SID, SI and PI matching is +7 dBm, -2.5 dBm, and -1 dBm, respectively.

The simulated S-parameters and NF performances of the LNA are plotted in Figs. 9, 10, and 11. As can be seen from Fig.11, using SI and PI matching causes the gain of LNA to increase more than the cases where SID matching was used, the increase of gain is about 3dB at center frequency.

Fig. 5. Variation of transistor size on gain, (a) SID, (b) SI, (c) PI matching.
Fig. 6. Variation of transistor size on noise figure, (a) SID, (b) SI, (c) PI matching.

Fig. 7. The simulated IIP3 versus the fingers of M3 for various value of Vb, (a) SID, (b) SI, (c) PI matching.
The characteristics of LNAs are described below. The values of noise figure are 3.9 dB, 3.8 dB and 3.5 dB for SID, SI, and PI matching, respectively. The gain of SID matching is 10 dB, and using SI and PI methods for input impedance matching caused to increase gain from 10 dB to 13.5 dB and 12.3 dB, respectively.

The isolation $S_{12}$ is less than –25 dB over the bandwidth. All of the elements are realized on the chip. Performance summary and comparison results of three input impedance matching are indicated in Table 1. It can be seen in this table that each input impedance matching has its pros and cons and according to application and design requirements, one of them can be chosen. For example, for highly linear applications, SID matching can be the best choice, while for low noise applications, PI matching is the best option.

To evaluate the performance of low voltage low power LNAs, different figures of merit (FOMs) are commonly used in the literature. One figure of merit (FOM$_1$) of the LNA is the ratio of the gain in dB to the supply voltage in volt. The SID, SI, and PI LNAs described in this work have values of 16.66, 22.6, and 20.4 for this FOM$_1$ after linearization, respectively. Furthermore, FOM can be extended to include the power consumption, linearity, and noise figure:

$$FOM = \frac{\text{gain (abs)}, IIP_3 (mW)}{\text{NF (abs)}, V_{dd} (v), \text{power (mw)}}$$  \hfill (33)

As can be clearly seen from table 1, because of having high IIP3, the SID method has the highest FOM than other methods.

![Fig.8. IIP3 simulated values before and after linearization for (a)SID, (b) SI, (c) PI matching.](image)
### Table 1. Performance summary of folded cascode topologies and comparison of results

<table>
<thead>
<tr>
<th></th>
<th>NF(dB)</th>
<th>S21(dB)</th>
<th>S11(dB)</th>
<th>S22(dB)</th>
<th>IIP3(dBm)</th>
<th>Power(mW)</th>
<th>FOM1</th>
<th>FOM2</th>
</tr>
</thead>
<tbody>
<tr>
<td>SID Matching</td>
<td>Before linearization</td>
<td>3.9</td>
<td>9.2</td>
<td>-20</td>
<td>-10</td>
<td>-8.5</td>
<td>1.29</td>
<td>15.33</td>
</tr>
<tr>
<td></td>
<td>After linearization</td>
<td>3.9</td>
<td>10</td>
<td>-23</td>
<td>-17</td>
<td>+7</td>
<td>1.26</td>
<td>16.66</td>
</tr>
<tr>
<td>SI Matching</td>
<td>Before linearization</td>
<td>3.8</td>
<td>12.37</td>
<td>-14</td>
<td>-7</td>
<td>-13</td>
<td>1.3</td>
<td>20.6</td>
</tr>
<tr>
<td></td>
<td>After linearization</td>
<td>3.8</td>
<td>13.56</td>
<td>-11</td>
<td>-12</td>
<td>-2.5</td>
<td>1.28</td>
<td>22.6</td>
</tr>
<tr>
<td>PI Matching</td>
<td>Before linearization</td>
<td>3.5</td>
<td>12.7</td>
<td>-11</td>
<td>-9</td>
<td>-13</td>
<td>1.3</td>
<td>21.16</td>
</tr>
<tr>
<td></td>
<td>After linearization</td>
<td>3.5</td>
<td>12.25</td>
<td>-9</td>
<td>-13</td>
<td>-1</td>
<td>1.28</td>
<td>20.4</td>
</tr>
</tbody>
</table>

Fig. 9. S11 parameter as a function of frequency for three different input matching methods.

Fig. 10. NF parameter as a function of frequency for three different input matching methods.

8. SUMMARY

Design of RF CMOS LNAs using the parasitic input resistance of a MOSFET was presented. The effect of using three different input matching methods on the gain and noise performance of the LNAs was investigated in detail. It was shown that using parasitic gate resistance for input impedance matching enhances the gain of the LNA by a factor of $(50/R_{inM})^{1/2}$ in the desired frequency band.

To demonstrate the merits and drawbacks of proposed methods, low voltage low power LNAs for 5 GHz application using 0.18µm CMOS technology were presented. It was shown that by employing folded cascode configuration, the fully integrated LNA can operate under the condition of low supply voltage of 0.6 V, consuming only 1.3 mW dc power. Furthermore, by introducing a new linearization technique, the IIP3 of LNAs was improved without any significant effect on other LNA parameters. The simulation results showed that the LNAs are suitable for low power and low voltage applications.
REFERENCES


